# Y 1A,4MHz,Synchronous Step-Down DC/DC Converter ## **FEATURES** - Uses Tiny Capacitors and Inductor - High Frequency Operation: Up to 4MHz - Low $R_{DS(ON)}$ Internal Switches: 0.15 $\Omega$ - High Efficiency: Up to 96% - Stable with Ceramic Capacitors - Current Mode Operation for Excellent Line and Load Transient Response - Short-Circuit Protected - Low Dropout Operation: 100% Duty Cycle - Low Shutdown Current: $I_0 \le 1\mu A$ - Low Quiescent Current: 330µA - Output Voltages from 0.8V to 5V - V<sub>IN</sub>: 2.5V to 5.5V - Small 8-Lead 3mm × 3mm DFN Package ## **APPLICATIONS** - Notebook Computers - Digital Cameras - Cellular Phones - Handheld Instruments - Board Mounted Power Supplies ## DESCRIPTION The LTC®3561A is a constant frequency, synchronous step-down DC/DC converter. Intended for medium power applications, it operates from a 2.5V to 5.5V input voltage range and has a user configurable operating frequency up to 4MHz, allowing the use of tiny, low cost capacitors and inductors 1mm or less in height. The output voltage is adjustable from 0.8V to 5.5V. Internal synchronous power switches provide high efficiency. The LTC3561A's current mode architecture and external compensation allow the transient response to be optimized over a wide range of loads and output capacitors. To further maximize battery life, the P-channel MOSFET is turned on continuously in dropout (100% duty cycle). In shutdown, the device draws $<1\mu$ A. (C), LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5481178, 6580258, 6498466, 6611131. ## TYPICAL APPLICATION #### Step-Down 2.5V/1A Regulator #### **Efficiency and Power Loss vs Output Current** ## **ABSOLUTE MAXIMUM RATINGS** ## (Note 1) | PV <sub>IN</sub> , SV <sub>IN</sub> Voltages–0.3V t | to 6V | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | V <sub>FB</sub> , I <sub>TH</sub> , SHDN/R <sub>T</sub> Voltages0.3V to (V <sub>IN</sub> + 0 | 0.3V) | | SW Voltage–0.3V to $(V_{IN} + (V_{IN} +$ | ).3V) | | Operating Junction Temperature Range | | | (Notes 2, 5, 8)40°C to 1 | 25°C | | Storage Temperature Range65°C to 1 | 25°C | | Lead Temperature (Soldering, 10 sec)3 | 00°C | ## PIN CONFIGURATION ## ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|-------------------|---------------|--------------------------------|-------------------| | LTC3561AEDD#PBF | LTC3561AEDD#TRPBF | LDKB | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C | | LTC3561AIDD#PBF | LTC3561AIDD#TRPBF | LDKB | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{IN} = 3.6V$ , $R_T = 125k$ unless otherwise specified. (Note 2) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------|-----------------------------------|------------------------------------------|---|-------|------|-------|-------| | V <sub>IN</sub> | Operating Voltage Range | | | 2.5 | | 5.5 | V | | I <sub>FB</sub> | Feedback Pin Input Current | (Note 3) | | | | ±0.1 | μА | | $V_{FB}$ | Feedback Voltage | (Note 3) | • | 0.784 | 0.8 | 0.816 | V | | $\Delta V_{LINEREG}$ | Reference Voltage Line Regulation | V <sub>IN</sub> = 2.5V to 5.5V | | | 0.04 | 0.2 | %/V | | $\Delta V_{LOADREG}$ | Output Voltage Load Regulation | I <sub>TH</sub> = 0.55V to 0.9V | • | | 0.02 | 0.2 | % | | g <sub>m(EA)</sub> | Error Amplifier Transconductance | I <sub>TH</sub> Pin Load = ±5μA (Note 3) | | | 300 | | μS | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{IN} = 3.6V$ , $R_T = 125k$ unless otherwise specified. (Note 2) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------|------|-------------------------------|-----------------------------|------------| | Is | Input DC Supply Current (Note 4)<br>Active Mode<br>Shutdown | V <sub>FB</sub> = 0.75V<br>V <sub>SHDN/RT</sub> = 3.6V | | 330<br>0.1 | 450<br>1 | μΑ<br>μΑ | | V <sub>SHDN/RT</sub> | Shutdown Threshold High Active<br>Oscillator Resistor | | | V <sub>IN</sub> – 0.6<br>125k | V <sub>IN</sub> – 0.4<br>1M | V<br>Ω | | f <sub>OSC</sub> | Oscillator Frequency | R <sub>T</sub> = 125k<br>(Note 7) | 2.25 | 2.5 | 2.8<br>4 | MHz<br>MHz | | I <sub>LIM</sub> | Peak Switch Current Limit | $V_{FB} = 0.5V$ | 1.3 | 2.0 | 2.5 | A | | R <sub>DS(ON)</sub> | Top Switch On-Resistance | (Note 6) | | 0.15 | 0.18 | Ω | | | Bottom Switch On-Resistance | (Note 6) | | 0.13 | 0.16 | Ω | | I <sub>SW(LKG)</sub> | Switch Leakage Current | V <sub>IN</sub> = 5V, V <sub>SHDN/RT</sub> = 3.6V, V <sub>SW</sub> = 0V or 5V | | 0.01 | 1 | μA | | $V_{\rm UVLO}$ | Undervoltage Lockout Threshold | V <sub>IN</sub> Ramping Down | 1.8 | 2.1 | 2.4 | V | | t <sub>SOFT-START</sub> | | 10% to 90% of Regulation | 0.5 | 0.8 | 1 | ms | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC3561AEDD is guaranteed to meet specified performance specifications from 0°C to 85°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3561AIDD is guaranteed over the full –40°C to 125°C operating junction temperature range. **Note 3:** The LTC3561A is tested in a feedback loop which servos $V_{FB}$ to the midpoint for the error amplifier ( $V_{ITH} = 0.7V$ ). **Note 4:** Dynamic supply current is higher due to the internal gate charge being delivered at the switching frequency. **Note 5:** $T_J$ is calculated from the ambient $T_A$ and power dissipation $P_D$ according to the following formulas: $$T_J = T_A + (P_D \cdot 43^{\circ}C/W)$$ **Note 6:** Switch on-resistance is sampled at wafer level measurements and assured by design, characterization and correlation with statistical process controls. **Note 7:** 4MHz operation is guaranteed by design but not production tested and is subject to duty cycle limitations (see Applications Information). **Note 8:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, $V_{IN} = 3.6$ V, $f_O = 1$ MHz, unless otherwise noted. 3561af # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, $V_{IN} = 3.6$ V, $f_O = 1$ MHz, unless otherwise noted. #### Supply Current vs Temperature ## **Switching Waveforms** ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, $V_{IN} = 3.6$ V, $f_0 = 1$ MHz, unless otherwise noted. ## PIN FUNCTIONS **SHDN/R<sub>T</sub> (Pin 1):** Combination Shutdown and Timing Resistor Pin. The oscillator frequency is programmed by connecting a resistor from this pin to ground. Forcing this pin to $SV_{IN}$ causes the device to be shut down. In shutdown all functions are disabled. **SGND (Pin 2):** Signal Ground. All SGND and PGND pins must be connected together through a thick copper trace or ground plane. **SW** (**Pin 3**): The Switch Node Connection to the Inductor. This pin swings from PV<sub>IN</sub> to PGND. **PGND (Pin 4):** Power Ground. Connect to the (-) terminal of $C_{OUT}$ , and (-) terminal of $C_{IN}$ . All SGND and PGND pins must be connected together through a thick copper trace or ground plane. **PV**<sub>IN</sub> (**Pin 5**): Main Supply Pin. Must be closely decoupled to PGND. $SV_{IN}$ (Pin 6): The Signal Power Pin. All active circuitry is powered from this pin. Must be closely decoupled to SGND. $SV_{IN}$ must be greater than or equal to $PV_{IN}$ . **V<sub>FB</sub>** (**Pin 7**): Receives the feedback voltage from the external resistive divider across the output. Nominal voltage for this pin is 0.8V. **I**<sub>TH</sub> (**Pin 8**): Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. Nominal voltage range for this pin is 0.4V to 1.4V. **Exposed Pad (Pin 9):** Signal Ground. All small-signal components and compensation components should be connected to this ground (see Board Layout Considerations). Must be soldered to electrical ground on PCB. All SGND and PGND pins must be connected together through a thick copper trace or ground plane. | | | | NOMINAL (V) | | | ABSOLUTE MAX (V) | | | |-----|---------------------|------------------------------------------|-------------|-----|------------------|------------------|------------------------|--| | PIN | NAME | DESCRIPTION | MIN | TYP | MAX | MIN | MAX | | | 1 | SHDN/R <sub>T</sub> | Shutdown/Timing Resistor | -0.3 | 0.8 | SV <sub>IN</sub> | -0.3 | SV <sub>IN</sub> + 0.3 | | | 2 | SGND | Signal Ground | | 0 | | | | | | 3 | SW | Switch Node | 0 | | PV <sub>IN</sub> | -0.3 | PV <sub>IN</sub> + 0.3 | | | 4 | PGND | Main Power Ground | | 0 | | | | | | 5 | PVIN | Main Power Supply | -0.3 | | 5.5 | -0.3 | SV <sub>IN</sub> + 0.3 | | | 6 | SV <sub>IN</sub> | Signal Power Supply | 2.5 | | 5.5 | -0.3 | 6 | | | 7 | V <sub>FB</sub> | Output Feedback Pin | 0 | 0.8 | 1.0 | -0.3 | SV <sub>IN</sub> + 0.3 | | | 8 | I <sub>TH</sub> | Error Amplifier Compensation and Run Pin | 0.4 | | 1.4 | -0.3 | SV <sub>IN</sub> + 0.3 | | # **BLOCK DIAGRAM** ## **OPERATION** The LTC3561A uses a constant frequency, current mode architecture. The operating frequency is determined by the value of the $R_{\mathsf{T}}$ resistor. The output voltage is set by an external divider returned to the $V_{FB}$ pin. An error amplifier compares the divided output voltage with the reference voltage of 0.8V and adjusts the peak inductor current accordingly. ## **Main Control Loop** During normal operation, the top power switch (P-channel MOSFET) is turned on at the beginning of a clock cycle. Current flows through this switch into the inductor and the load, increasing until the peak inductor current reaches the limit set by the voltage on the $I_{TH}$ pin. Then the top switch is turned off, the bottom switch is turned on, and the energy stored in the inductor forces the current to flow through the bottom switch, and the inductor, out into the load until the next clock cycle. The peak inductor current is controlled by the voltage on the $I_{TH}$ pin, which is the output of the error amplifier. The output is developed by the error amplifier comparing the feedback voltage, $V_{FB}$ , to the 0.8V reference voltage. When the load current increases, the output voltage and V<sub>FB</sub> decrease slightly. This decrease in V<sub>FB</sub> causes the error amplifier to increase the I<sub>TH</sub> voltage until the average inductor current matches the new load current. The main control loop is shut down by pulling the SHDN/ $R_T$ pin to $SV_{IN}$ , resetting the internal soft-start. Re-enabling the main control loop by releasing the SHDN/ $R_T$ pin activates the internal soft-start, which slowly ramps the output voltage over approximately 0.8ms until it reaches regulation. ## **Dropout Operation** When the input supply voltage decreases toward the output voltage, the duty cycle increases to 100% which is the dropout condition. In dropout, the PMOS switch is turned on continuously with the output voltage being equal to the input voltage minus the voltage drop across the internal P-channel MOSFET and the inductor. ## **Low Supply Operation** The LTC3561A incorporates an undervoltage lockout circuit which shuts down the part when the input voltage drops below about 2.1V to prevent unstable operation. A general LTC3561A application circuit is shown in Figure 4. External component selection is driven by the load requirement, and begins with the selection of the inductor L1. Once L1 is chosen, $C_{IN}$ and $C_{OUT}$ can be selected. ## **Operating Frequency** Selection of the operating frequency is a trade-off between efficiency and component size. High frequency operation allows the use of smaller inductor and capacitor values. Operation at lower frequencies improves efficiency by reducing internal gate charge losses but requires larger inductance values and/or capacitance to maintain low output ripple voltage. The operating frequency, $f_0$ , of the LTC3561A is determined by an external resistor that is connected between the R<sub>T</sub> pin and ground. The value of the resistor sets the ramp current that is used to charge and discharge an internal timing capacitor within the oscillator and can be calculated by using the following equation: $$R_T \approx 5 \times 10^7 (f_0)^{-1.6508} (k\Omega)$$ where $f_0$ is in kHz, or can be selected using Figure 1. The maximum usable operating frequency is limited by the minimum on-time and the duty cycle. This can be calculated as: $$f_{O(MAX)} \approx 6.67 \bullet \frac{V_{OUT}}{V_{IN(MAX)}} \text{ (MHz)}$$ The minimum frequency is internally set at around 200kHz #### Inductor Selection The operating frequency, f<sub>0</sub>, has a direct effect on the inductor value, which in turn influences the inductor ripple current, $\Delta I_1$ : $$\Delta I_{L} = \frac{V_{OUT}}{f_{O} \cdot L} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ The inductor ripple current decreases with larger inductance or frequency, and increases with higher $V_{IN}$ or $V_{OUT}$ . Accepting larger values of $\Delta I_L$ allows the use of lower inductances, but results in higher output ripple voltage, greater core loss and lower output capability. A reasonable starting point for setting ripple current is $\Delta I_L = 0.4 \bullet I_{OUT(MAX)}$ , where $I_{OUT(MAX)}$ is 1A. The largest ripple current $\Delta \hat{\mathbf{l}}_1$ occurs at the maximum input voltage. To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following equation: $$L = \frac{V_{OUT}}{f_{O} \cdot \Delta I_{L}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right)$$ #### **Inductor Core Selection** Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs Figure 1. Frequency vs R<sub>T</sub> size requirements and any radiated field/EMI requirements than on what the LTC3561A requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3561A applications. Table 1. Representative Surface Mount Inductors | MANU-<br>FACTURER | PART NUMBER | VALUE | MAX DC<br>CURRENT | DCR | HEIGHT | |-------------------|---------------------------|-------|-------------------|-----------------------|--------| | Toko | A914BYW-1R2M=P3:<br>D52LC | 1.2µH | 2.15A | 44mΩ | 2mm | | | A960AW-1R2M=P3:<br>D518LC | 1.2µH | 1.8A | 46mΩ | 1.8mm | | | DB3015C-1068AS-1R0N | 1.0µH | 2.1A | $43 \text{m}\Omega$ | 1.5mm | | | DB3018C-1069AS-1R0N | 1.0µH | 2.1A | 45mΩ | 1.8mm | | | DB3020C-1070AS-1R0N | 1.0µH | 2.1A | 47mΩ | 2mm | | | A914BYW-2R2M-D52LC | 2.2µH | 2.05A | 49mΩ | 2mm | | | A915AY-2ROM-D53LC | 2.0µH | 3.3A | 22mΩ | 3mm | | Coilcraft | LP01704-122ML | 1.2µH | 2.1A | 80mΩ | 1mm | | | D01608C-222 | 2.2µH | 2.3A | 70mΩ | 3mm | | | LP01704-222M | 2.2µH | 2.4A | 120m $\Omega$ | 1mm | | Sumida | CR32-1R0 | 1.0µH | 2.1A | 72mΩ | 3mm | | | CR5D11-1R0 | 1.0µH | 2.2A | 40mΩ | 1.2mm | | | CDRH3D14-1R2 | 1.2µH | 2.2A | $36 \text{m}\Omega$ | 1.5mm | | | CDRH4D18C/LD-1R1 | 1.1µH | 2.1A | 24mΩ | 2mm | | | CDRH4D28C/LD-1R0 | 1.0µH | 3.0A | 17.5m $Ω$ | 3mm | | | CDRH4D28C-1R1 | 1.1µH | 3.8A | 22mΩ | 3mm | | | CDRH4D28-1R2 | 1.2µH | 2.56A | $23.6 m\Omega$ | 3mm | | | CDRH6D12-1R0 | 1.0µH | 2.80A | $37.5 \text{m}\Omega$ | 1.5mm | | | CDRH4D282R2 | 2.2µH | 2.04A | $23 \text{m}\Omega$ | 3mm | | | CDC5D232R2 | 2.2µH | 2.16A | $30 \text{m}\Omega$ | 2.5mm | | Taiyo | NP03SB1R0M | 1.0µH | 2.6A | 27mΩ | 1.8mm | | Yuden | N06DB2R2M | 2.2µH | 3.2A | 29mΩ | 3.2mm | | | N05DB2R2M | 2.2µH | 2.9A | $32 m\Omega$ | 2.8mm | | Murata | LQN6C2R2M04 | 2.2µH | 3.2A | 24mΩ | 5mm | | FDK | MIPW3226DORGM | 0.9µH | 1.4A | 80mΩ | 1mm | #### **Catch Diode Selection** Although unnecessary in most applications, a small improvement in efficiency can be obtained in a few applications by including the optional diode D1 shown in Figure 4, which conducts when the synchronous switch is off. In pulse skip mode, the synchronous switch is turned off at a low current and the remaining current will be carried by the optional diode. It is important to adequately specify the diode peak current and average power dissipation so as not to exceed the diode ratings. The main problem with Schottky diodes is that their parasitic capacitance reduces the efficiency, usually negating the possible benefits for LTC3561A circuits. Another problem that a Schottky diode can introduce is higher leakage current at high temperatures, which could reduce the low current efficiency. Remember to keep lead lengths short and observe proper grounding (see Board Layout Considerations) to avoid ringing and increased dissipation when using a catch diode. ## Input Capacitor (C<sub>IN</sub>) Selection In continuous mode, the input current of the converter is a square wave with a duty cycle of approximately $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low equivalent series resistance (ESR) input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by: $$I_{RMS} \approx I_{MAX} \frac{\sqrt{V_{OUT}(V_{IN} - V_{OUT})}}{V_{IN}}$$ where the maximum average output current $I_{MAX}$ equals the peak current minus half the peak-to-peak ripple current, $I_{MAX} = I_{LIM} - \Delta I_L/2$ . This formula has a maximum at $V_{IN}=2V_{OUT}$ , where $I_{RMS}\cong I_{OUT}/2$ . This simple worst case is commonly used to design because even significant deviations do not offer much relief. Note that capacitor manufacturer's ripple current ratings are often based on only 2000 hours lifetime. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet the size or height requirements of the design. An additional $0.1\mu F$ to $1\mu F$ ceramic capacitor is also recommended on $V_{IN}$ for high frequency decoupling, when not using an all ceramic capacitor solution. ## Output Capacitor (C<sub>OUT</sub>) Selection The selection of $C_{OUT}$ is driven by the required ESR to minimize voltage ripple and load step transients. Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple ( $\Delta V_{OUT}$ ) is determined by: $$\Delta V_{OUT} \approx \Delta I_L \left( ESR + \frac{1}{8f_0C_{OUT}} \right)$$ where $f_0$ = operating frequency, $C_{OUT}$ = output capacitance and $\Delta I_L$ = ripple current in the inductor. The output ripple is highest at maximum input voltage since $\Delta I_L$ increases with input voltage. With $\Delta I_L$ = 0.4 • $I_{OUT(MAX)}$ the output ripple will be less than 100mV at maximum $V_{IN}$ , a minimum $C_{OUT}$ value of 10 $\mu$ F and $f_0$ = 1MHz with: $$ESRC_{OLIT} < 150m\Omega$$ Once the ESR requirements for $C_{OUT}$ have been met, the RMS current rating generally far exceeds the $I_{RIPPLE(P-P)}$ requirement, except for an all ceramic solution. In surface mount applications, multiple capacitors may have to be paralleled to meet the capacitance, ESR or RMS current handling requirement of the application. Aluminum electrolytic, special polymer, ceramic and dry tantalum capacitors are all available in surface mount packages. The OS-CON semiconductor dielectric capacitor available from Sanyo has the lowest ESR(size) product of any aluminum electrolytic at a somewhat higher price. Special polymer capacitors, such as Sanvo POSCAP, offer very low ESR. but have a lower capacitance density than other types. Tantalum capacitors have the highest capacitance density, but it has a larger ESR and it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalums, available in case heights ranging from 2mm to 4mm. Aluminum electrolytic capacitors have a significantly larger ESR, and is often used in extremely cost-sensitive applications provided that consideration is given to ripple current ratings and long term reliability. Ceramic capacitors have the lowest ESR and cost but also have the lowest capacitance density, a high voltage and temperature coefficient and exhibit audible piezoelectric effects. In addition, the high Q of ceramic capacitors along with trace inductance can lead to significant ringing. Other capacitor types include the Panasonic specialty polymer (SP) capacitors. In most cases, $0.1\mu\text{F}$ to $1\mu\text{F}$ of ceramic capacitors should also be placed close to the LTC3561A in parallel with the main capacitors for high frequency decoupling. ## **Ceramic Input and Output Capacitors** Higher value, lower cost ceramic capacitors are now becoming available in smaller case sizes. These are tempting for switching regulator use because of their very low ESR. Unfortunately, the ESR is so low that it can cause loop stability problems. Solid tantalum capacitor ESR generates a loop "zero" at 5kHz to 50kHz that is instrumental in giving acceptable loop phase margin. Ceramic capacitors remain capacitive to beyond 300kHz and usually resonate with their ESL before their ESR becomes effective. Also, ceramic caps are prone to temperature effects which require the designer to check loop stability over the operating temperature range. To minimize their large temperature and voltage coefficients, only X5R or X7R ceramic capacitors should be used. A good selection of ceramic capacitors is available from Taiyo Yuden, TDK and Murata. Great care must be taken when using only ceramic input and output capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output can induce ringing at the $V_{IN}$ pin. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, the ringing at the input can be large enough to damage the part. Since the ESR of a ceramic capacitor is so low, the input and output capacitor must instead fulfill a charge storage requirement. During a load step, the output capacitor must instantaneously supply the current to support the load until the feedback loop raises the switch current enough to support the load. The time required for the feedback loop to respond is dependent on the compensation LINEAR TECHNOLOGY components and the output capacitor size. Typically, 3 to 4 cycles are required to respond to a load step, but only in the first cycle does the output drop linearly. The output droop, $V_{DROOR}$ is usually about 2 to 3 times the linear drop of the first cycle. Thus, a good place to start is with the output capacitor value of approximately: $$C_{OUT} \approx 2.5 \frac{\Delta I_{OUT}}{f_0 \cdot V_{DROOP}}$$ More capacitance may be required depending on the duty cycle and load step requirements. In most applications, the input capacitor is merely required to supply high frequency bypassing, since the impedance to the supply is very low. A $10\mu F$ ceramic capacitor is usually enough for these conditions. ## **Setting the Output Voltage** The LTC3561A develops a 0.8V reference voltage between the feedback pin, $V_{FB}$ , and the signal ground as shown in Figure 4. The output voltage is set by a resistive divider according to the following formula: $$V_{OUT} \approx 0.8V \left(1 + \frac{R2}{R1}\right)$$ Figure 2. SHDN/R<sub>T</sub> Pin Activated with a Logic Input Keeping the current small ( $<5\mu A$ ) in these resistors maximizes efficiency, but making them too small may allow stray capacitance to cause noise problems and reduce the phase margin of the error amp loop. To improve the frequency response, a feed-forward capacitor $C_F$ may also be used. Great care should be taken to route the $V_{FB}$ line away from noise sources, such as the inductor or the SW line. #### Shutdown and Soft-Start The SHDN/ $R_T$ pin is a dual purpose pin that sets the oscillator frequency and provides a means to shut down the LTC3561A. This pin can be interfaced with control logic in several ways, as shown in Figure 2 and Figure 3. In both configurations, Run = "0" shuts down the LTC3561A and Run = "1" activates the LTC3561A. By activating the LTC3561A, an internal soft-start slowly ramps the output voltage up until regulation. Soft-start prevents surge currents from $V_{\text{IN}}$ by gradually ramping the output voltage up during start-up. The output will ramp from zero to full scale over a time period of approximately 0.8ms. This prevents the LTC3561A from having to quickly charge the output capacitor and thus supplying an excessive amount of instantaneous current. Figure 3. SHDN/R<sub>T</sub> Pin Activated with a Switch ## **Checking Transient Response** The OPTI-LOOP® compensation allows the transient response to be optimized for a wide range of loads and output capacitors. The availability of the $I_{TH}$ pin not only allows optimization of the control loop behavior but also provides a DC coupled and AC filtered closed loop response test point. The DC step, rise time and settling time at this test point truly reflects the closed loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The $I_{TH}$ external components shown in the circuit on page 1 of this data sheet will provide an adequate starting point for most applications. The series R-C filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their suggested values) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop feedback factor gain and phase. An output current pulse of 20% to 100% of full load current having a rise time of 1 $\mu$ s to 10 $\mu$ s will produce output voltage and $I_{TH}$ pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, $V_{OUT}$ immediately shifts by an amount equal to $\Delta I_{LOAD} \bullet ESR$ , where ESR is the effective series resistance of $C_{OUT}$ . $\Delta I_{LOAD}$ also begins to charge or discharge $C_{OUT}$ generating a feedback error signal used by the regulator to return $V_{OUT}$ to its steady-state value. During this recovery time, $V_{OUT}$ can be monitored for overshoot or ringing that would indicate a stability problem. The initial output voltage step may not be within the bandwidth of the feedback loop, so the standard second order overshoot/DC ratio cannot be used to determine phase margin. The gain of the loop increases with R and the bandwidth of the loop increases with decreasing C. If R is increased by the same factor that C is decreased, the zero frequency will be kept the same, thereby keeping the phase the same in the most critical frequency range of the feedback loop. In addition, a feedforward capacitor $C_F$ can be added to improve the high frequency response, as shown in Figure 4. Capacitor $C_F$ provides phase lead by creating a high frequency zero with R2 which improves the phase margin. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. For a detailed explanation of optimizing the compensation components, including a review of control loop theory, refer to Linear Technology Application Note 76. Although a buck regulator is capable of providing the full output current in dropout, it should be noted that as the input voltage $V_{IN}$ drops toward $V_{OUT}$ , the load step capability OPTI-LOOP is a registered trademark of Linear Technology Corporation. Figure 4. LTC3561A General Schematic TECHNOLOGY TECHNOLOGY does decrease due to the decreasing voltage across the inductor. Applications that require large load step capability near dropout should use a different topology such as SEPIC. Zeta or single inductor, positive buck/boost. In some applications, a more severe transient can be caused by switching in loads with large (>1µF) input capacitors. The discharged input capacitors are effectively put in parallel with $C_{OUT}$ , causing a rapid drop in $V_{OUT}$ . No regulator can deliver enough current to prevent this problem, if the switch connecting the load has low resistance and is driven quickly. The solution is to limit the turn-on speed of the load switch driver. A Hot Swap<sup>TM</sup> controller is designed specifically for this purpose and usually incorporates current limiting, short-circuit protection, and soft-starting. Figure 5. Power Loss vs Load Currrent #### **Efficiency Considerations** The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: $$\%$$ Efficiency = $100\% - (L1 + L2 + L3 + ...)$ where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC3561A circuits: 1) LTC3561A $V_{IN}$ current, 2) switching losses, 3) $I^2R$ losses, 4) other losses. - 1) The $V_{IN}$ current is the DC supply current given in the electrical characteristics which excludes MOSFET driver and control currents. $V_{IN}$ current results in a small (<0.1%) loss that increases with $V_{IN}$ , even at no load. - 2) The switching current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from $V_{IN}$ to ground. The resulting dQ/dt is a current out of $V_{IN}$ that is typically much larger than the DC bias current. In continuous mode, $I_{GATECHG} = f_0(QT + QB)$ , where QT and QB are the gate charges of the internal top and bottom MOSFET switches. The gate charge losses are proportional to $V_{IN}$ and thus their effects will be more pronounced at higher supply voltages. - 3) $I^2R$ Losses are calculated from the DC resistances of the internal switches, $R_{SW}$ , and external inductor, $R_L$ . In continuous mode, the average output current flowing through inductor L is "chopped" between the internal top and bottom switches. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET $R_{DS(ON)}$ and the duty cycle (DC) as follows: $$R_{SW} = (R_{DS(ON)}TOP)(DC) + (R_{DS(ON)}BOT)(1 - DC)$$ The R<sub>DS(ON)</sub> for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain I<sup>2</sup>R losses: $$I^2R$$ losses = $I_{OUT}^2(R_{SW} + R_I)$ 4) Other "hidden" losses such as copper trace and internal battery resistances can account for additional efficiency degradations in portable systems. It is very important to include these "system" level losses in the design of a system. The internal battery and fuse resistance losses can be minimized by making sure that $C_{IN}$ has adequate charge storage and very low ESR at the switching frequency. Other losses including diode conduction losses during dead-time and inductor core losses which generally account for less than 2% total additional loss. Hot Swap is a trademark of Linear Technology Corporation. #### Thermal Considerations In a majority of applications, the LTC3561A does not dissipate much heat due to its high efficiency. However, in applications where the LTC3561A is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the SW node will become high impedance. To avoid the LTC3561A from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by: $$T_{RISF} = P_D \bullet \theta_{JA}$$ where $P_D$ is the power dissipated by the regulator and $\theta_{JA}$ is the thermal resistance from the junction of the die to the ambient temperature. The junction temperature, T<sub>J</sub>, is given by: $$T_{J} = T_{RISF} + T_{AMBIENT}$$ As an example, consider the case when the LTC3561A is in dropout at an input voltage of 3.3V with a load current of 1A. From the Typical Performance Characteristics graph of Switch Resistance, the $R_{DS(ON)}$ resistance of the P-channel switch is $0.17\Omega$ . Therefore, power dissipated by the part is: $$P_D = I^2 \cdot R_{DS(ON)} = 170 \text{mW}$$ The DD8 package junction-to-ambient thermal resistance, $\theta_{JA}$ , will be in the range of about 43°C/W. Therefore, the junction temperature of the regulator operating in a 70°C ambient temperature is approximately: $$T_J = 0.17 \cdot 43 + 70 = 77.31^{\circ}C$$ Remembering that the above junction temperature is obtained from an $R_{DS(ON)}$ at 25°C, we might recalculate the junction temperature based on a higher $R_{DS(ON)}$ since it increases with temperature. However, we can safely assume that the actual junction temperature will not exceed the absolute maximum junction temperature of 125°C. ## **Design Example** As a design example, consider using the LTC3561A in a portable application with a Li-Ion battery. The battery provides a $V_{IN} = 2.5V$ to 4.2V. The load requirement is a maximum of 1A, but most of the time it will be in standby mode, requiring only 10mA. The output voltage is $V_{OUT} = 1.8V$ . Since the load still needs power in standby, Burst Mode operation is selected for good low load efficiency. First, calculate the timing resistor for 1MHz operation: $$R_T = 5 \bullet 10^7 (10^3)^{-1.6508} = 557.9k$$ Use a standard value of 549k. Next, calculate the inductor value for about 40% ripple current at maximum $V_{IN}$ : $$L = \frac{1.8V}{1MHz \cdot 400mA} \cdot \left(1 - \frac{1.8V}{4.2V}\right) = 2.57 \mu H$$ Choosing the closest inductor from a vendor of $2.2\mu H$ , results in a maximum ripple current of: $$\Delta I_{L} = \frac{1.8V}{1 \text{MHz} \cdot 2.2 \mu \text{H}} \cdot \left(1 - \frac{1.8V}{4.2V}\right) = 468 \text{mA}$$ For cost reasons, a ceramic capacitor will be used. $C_{OUT}$ selection is then based on load step droop instead of ESR requirements. For a 5% output droop: $$C_{OUT} \approx 2.5 \frac{1A}{1 MHz \bullet (5\% \bullet 1.8V)} \cong 27 \mu F$$ LINEAR The closest standard value is $22\mu F$ . Since the output impedance of a Li-Ion battery is very low, $C_{IN}$ is typically $10\mu F$ . In noisy environments, decoupling $SV_{IN}$ from $PV_{IN}$ with an R6/C8 filter of $1\Omega/0.1\mu F$ may help, but is typically not needed. For the feedback resistors, choose R1 = 200k, R2 can be calculated from: R2 = $$\left(\frac{V_{0UT}}{0.8} - 1\right) \cdot R1 = \left(\frac{1.8V}{0.8V} - 1\right) \cdot 200k = 250k$$ Choose a standard value of 249k for R2. The compensation should be optimized for these components by examining the load step response but a good place to start for the LTC3561A is with a 16.9k $\Omega$ and 680pF filter. The output capacitor may need to be increased depending on the actual undershoot during a load step. ## **Board Layout Considerations** When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3561A. These items are also illustrated graphically in the layout diagram of Figure 6. Check the following in your layout: - 1. Does the capacitor $C_{IN}$ connect to the power $V_{IN}$ (Pin 5) and power GND (Pin 4) as close as possible? This capacitor provides the AC current to the internal power MOSFETs and their drivers. - 2. Are the $C_{OUT}$ and L1 closely connected? The (–) plate of $C_{OUT}$ returns current to PGND and the (–) plate of $C_{IN}$ . - 3. The resistor divider, R1 and R2, must be connected between the (+) plate of $C_{OUT}$ and a ground line terminated near SGND (Exposed Pad). The feedback signal $V_{FB}$ should be routed away from noisy components and traces, such as the SW line (Pin 3), and its trace should be minimized. - 4. Keep sensitive components away from the SW pin. The input capacitor $C_{IN}$ , the compensation capacitor $C_{C}$ and $C_{ITH}$ and all the resistors R1, R2, R<sub>T</sub>, and R<sub>C</sub> should be routed away from the SW trace and the inductor L1. The SW pin pad should be kept as small as possible. - 5. A ground plane is preferred, but if not available, route all small-signal components back to the SGND pin (Exposed Pad). All SGND and PGND pins must be connected together through a thick copper trace or ground plane. - 6. Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. These copper areas should be connected to the Exposed Pad for best results. Figure 6. LTC3561A Layout Diagram (See Board Layout Checklist) # TYPICAL APPLICATION #### **General Purpose Buck Regulator Using Ceramic Capacitors** NOTE: IN DROPOUT, THE OUTPUT TRACKS THE INPUT VOLTAGE C1, C2: TAIYO YUDEN JMK325BJ226MM L1: TOKO A914BYW-2R2M (D52LC SERIES) #### **Efficiency vs Output Current** LINEAR ## PACKAGE DESCRIPTION #### **DD Package** 8-Lead Plastic DFN (3mm × 3mm) (Reference LTC DWG # 05-08-1698) #### RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS #### NOTE: - 1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-1) 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH, MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5. EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON TOP AND BOTTOM OF PACKAGE # TYPICAL APPLICATIONS #### 1mm Height, 2MHz, Li-Ion to 1.8V Converter #### **Efficiency vs Output Current** # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |----------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | LTC3406/LTC3406B | 600mA (I <sub>OUT</sub> ), 1.5MHz Synchronous Step-Down DC/DC Converters | 96% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT(MIN)}$ = 0.6V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, ThinSOT <sup>TM</sup> | | LTC3407/LTC3407B | Dual 600mA/800mA (I <sub>OUT</sub> ), 1.5MHz/2.25MHz Synchronous<br>Step-Down DC/DC Converters | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT(MIN)}$ = 0.6V, $I_Q$ = 40 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS10E, DFN | | LTC3410/LTC3410B | 300mA (I <sub>OUT</sub> ), 2.25MHz Synchronous Step-Down DC/DC Converters | 95% Efficiency, V <sub>IN</sub> : 2.5V to 5.5V, V <sub>OUT(MIN)</sub> = 0.8V, I <sub>Q</sub> = 26 $\mu$ A, I <sub>SD</sub> < 1 $\mu$ A, SC70 | | LTC3411A | 1.25A (I <sub>OUT</sub> ), 4MHz Synchronous Step-Down DC/DC Converter | 96% Efficiency, $V_{IN}$ : 2.6V to 5.5V, $V_{OUT(MIN)}$ = 0.8V, $I_Q$ = 60 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS10, 3mm $\times$ 3mm DFN | | LTC3412A | 2.5A (I <sub>OUT</sub> ), 4MHz Synchronous Step-Down DC/DC Converter | 96% Efficiency, $V_{IN}$ : 2.6V to 5.5V, $V_{OUT(MIN)}$ = 0.8V, $I_Q$ = 62 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, TSSOP16E, 4mm × 4mm QFN | | LTC3531/LTC3531-3<br>LTC3531-3.3 | 200mA (I <sub>OUT</sub> ), 1.5MHz Synchronous Buck-Boost DC/DC Converters | 95% Efficiency, $V_{IN}$ : 1.8V to 5.5V, $V_{OUT(MIN)}$ = 2V to 5V, $I_Q$ = 16 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, ThinSOT, DFN | | LTC3532 | 500mA (I <sub>OUT</sub> ), 2MHz Synchronous Buck-Boost DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.4V to 5.5V, $V_{OUT(MIN)}$ = 2.4V to 5.25V, $I_Q$ = 35 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS10, DFN | | LTC3542 | 500mA (I <sub>OUT</sub> ), 2.25MHz Synchronous Step-Down DC/DC Converter | 95% Efficiency, V <sub>IN</sub> : 2.5V to 5.5V, V <sub>OUT(MIN)</sub> = 0.6V, I <sub>Q</sub> = 26 $\mu$ A, I <sub>SD</sub> < 1 $\mu$ A, 2mm × 2mm DFN | | LTC3544 | Quad 300mA + 2× 200mA + 100mA, 2.25MHz Synchronous<br>Step-Down DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT(MIN)}$ = 0.8V, $I_Q$ = 70 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, 3mm × 3mm QFN | | LTC3547/LTC3547B | Dual 300mA, 2.25MHz Synchronous Step-Down DC/DC Converters | 96% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT(MIN)}$ = 0.6V, $I_Q$ = 40 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, 2mm × 3mm DFN | | LTC3548/LTC3548-1<br>LTC3548-2 | Dual 400mA/800mA, (I <sub>OUT</sub> ), 2.25MHz Synchronous Step-Down DC/DC Converters | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT(MIN)}$ = 0.6V, $I_Q$ = 40 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS10E, DFN | | LTC3560 | 800mA (I <sub>OUT</sub> ), 2.25MHz Synchronous Step-Down DC/DC Converter | 95% Efficiency, V <sub>IN</sub> : 2.5V to 5.5V, V <sub>OUT(MIN)</sub> = 0.6V, I <sub>Q</sub> = 16 $\mu$ A, I <sub>SD</sub> < 1 $\mu$ A, ThinSOT | ThinSOT is a trademark of Linear Technology Corporation.