

1300 Henley Court Pullman, WA 99163 509.334.6306 www.digilentinc.com

# PmodLVLSHFT<sup>™</sup> Reference Manual

Revised April 12, 2016 This manual applies to the PmodLVLSHFT rev. B

#### **Overview**

The Digilent PmodLVLSHFT is a digital logic level shifter. This module is ideal for users who want to supply logic signals following a 3.3V CMOS standard but have an alternate logic level output that is used for other applications such as JTAG programming.



- Digital logic level shifter
- Translate logic signals between two user supplied voltage levels
- 2×7 JTAG header
- 8 miniature switches to dictate logic level conversion
- Voltage range between 1.8V and 5.5V
- Small PCB size for flexible designs 1.8 in × 0.8 in (4.6 cm × 2.0 cm)
- 12-pin Pmod port with GPIO interface

The PmodLVLSHFT.

# **1** Functional Description

The PmodLVLSHFT translates logic signals between two user supplied voltage levels. Users can use a small object such as a pen or a screwdriver to adjust the switches for the direction of the voltage translation.

#### 2 Interfacing with the Pmod

The PmodLVLSHFT communicates with the host board via GPIO. Users can supply any form of digital signals to either end of the Pmod and have them translated to the other voltage level. Switches are provided to indicate the direction of the voltage translation. A switch pushed to the left side (green) towards the pin header translates voltages from VCCB to VCCA; a switch on the right side (yellow) towards the JTAG header translates from VCCA to VCCB.

| Rev B PmodLULSHFT 1                     | JTAG   | PB200-32  | 20       |
|-----------------------------------------|--------|-----------|----------|
| Direction                               | 0100 1 | 101       | 105      |
|                                         | ð in i | 1021      | 106      |
|                                         | 0 10 1 | 1031      | 107      |
|                                         | n hi i |           | 108      |
|                                         | 0 0    | j3        | <b>_</b> |
| UCCA Digilent Inc.<br>J1 Copyright 2015 | J2     | Su∎<br>J4 | GNG      |

Figure 1. Switches indicating the voltage direction.

A pinout table for the PmodLVLSHFT is provided below:

| Head | Header J1 |                        |    |    | JTAG Header J2 |                        |  | Header J3 |           |                          |  |
|------|-----------|------------------------|----|----|----------------|------------------------|--|-----------|-----------|--------------------------|--|
| Pin  | Signal    | Description            | Pi | in | Signal         | Description            |  | Pin       | Signal    | Description              |  |
| 1    | AIO1/TMS  | A1 & TMS<br>JTAG pin   | 1  |    | GND            | Power Supply<br>Ground |  | 1         | BIO1/TMS  | B1 & TMS<br>JTAG pin     |  |
| 2    | AIO2/TDI  | A2 & TDI<br>JTAG pin   | 2  |    | VCCB           | Power Supply side B    |  | 2         | BIO5/SRST | B5 & Signal<br>Reset pin |  |
| 3    | AIO3/TDO  | A3 & TDO<br>JTAG pin   | 3  |    | GND            | Power Supply<br>Ground |  | 3         | BIO2/TDI  | B2 & TDI<br>JTAG pin     |  |
| 4    | AIO4/TCK  | A4 & TCK<br>JTAG pin   | 4  |    | BIO1/TMS       | B1 & TMS<br>JTAG pin   |  | 4         | BIO6      | I/O pin B6               |  |
| 5    | GND       | Power Supply<br>Ground | 5  |    | GND            | Power Supply<br>Ground |  | 5         | BIO3/TDO  | B3 & TDO<br>JTAG pin     |  |
| 6    | VCCA      | Power Supply side A    | 6  |    | BIO4/TCK       | B4 & TCK<br>JTAG pin   |  | 6         | BIO7      | I/O pin B7               |  |
| 7    | AIO5      | I/O pin A5             | 7  |    | GND            | Power Supply<br>Ground |  | 7         | BIO4/TCK  | B4 & TCK<br>JTAG pin     |  |
| 8    | AIO6      | I/O pin A6             | 8  |    | BIO3/TDO       | B3 & TDO<br>JTAG pin   |  | 8         | BIO8      | I/O pin B8               |  |
| 9    | AIO7      | I/O pin A7             | 9  |    | GND            | Power Supply<br>Ground |  | Header J4 |           |                          |  |
| 10   | AIO8      | I/O pin A8             | 10 | 0  | BIO2/TDI       | B2 & TDI<br>JTAG pin   |  | Pin       | Signal    | Description              |  |
| 11   | GND       | Power Supply<br>Ground | 1: | 1  | GND            | Power Supply<br>Ground |  | 1         | VCCB      | Power Supply side B      |  |
| 12   | VCCA      | Power Supply side A    | 12 | 2  | (NC)           | Not<br>Connected       |  | 2         | GND       | Power Supply<br>Ground   |  |
|      |           |                        | 13 | 3  | GND            | Power Supply<br>Ground |  |           |           |                          |  |
|      |           |                        | 14 | 4  | SRST           | Signal Reset           |  |           |           |                          |  |

Table 1. Pin descriptions for the PmodLVLSHFT.

**Note**\* Headers J2 and J3 follow the JTAG pin numbering convention as opposed to the Pmod header numbering convention

Any external power applied to the PmodLVLSHFT must be within 1.8V and 5.5V.

# 3 Physical Dimensions

The pins on the pin header are spaced 100 mil apart. The PCB is 1.75 inches long on the sides parallel to the pins on the pin header and 0.8 inches long on the sides perpendicular to the pin header.