1Mb Serial SPI MRAM FEATURES - No write delays - Unlimited write endurance - Data retention greater than 20 years - Automatic data protection on power loss - Block write protection - Fast, simple SPI interface with up to 40 MHz clock rate - 2.7 to 3.6 Volt power supply range - · Low current sleep mode - Industrial temperatures - Available in 8-pin DFN or 8-pin DFN Small Flag RoHS-compliant packages - Direct replacement for serial EEPROM, Flash, FeRAM - AEC-Q100 Grade 1 Option DFN Small Flag DFN ### **INTRODUCTION** The **MR25H10** is a 1,048,576-bit magnetoresistive random access memory (MRAM) device organized as 131,072 words of 8 bits. The **MR25H10** offers serial EEPROM and serial Flash compatible read/write timing with no write delays and unlimited read/write endurance. Unlike other serial memories, both reads and writes can occur randomly in memory with no delay between writes. The **MR25H10** is the ideal memory solution for applications that must store and retrieve data and programs quickly using a small number of I/O pins. The **MR25H10** is available in either a 5 mm x 6 mm 8-pin DFN package or a 5 mm x 6 mm 8-pin DFN Small Flag package. Both are compatible with serial EEPROM, Flash, and FeRAM products. The **MR25H10** provides highly reliable data storage over a wide range of temperatures. The product is offered with Industrial (-40 $^{\circ}$ to +85 $^{\circ}$ C) and AEC-Q100 Grade 1 (-40 $^{\circ}$ C to +125 $^{\circ}$ C) operating temperature range options. #### **CONTENTS** | 1. DEVICE PIN ASSIGNMENT | 2 | |--------------------------------|----| | 2. SPI COMMUNICATIONS PROTOCOL | 4 | | 3. ELECTRICAL SPECIFICATIONS | 10 | | 4. TIMING SPECIFICATIONS | 12 | | 5. ORDERING INFORMATION | 12 | | 6. MECHANICAL DRAWING | 13 | | 7. REVISION HISTORY | 15 | | How to Reach Us | 15 | #### 1. DEVICE PIN ASSIGNMENT #### **Overview** The MR25H10 is a serial MRAM with memory array logically organized as 128Kx8 using the four pin interface of chip select ( $\overline{CS}$ ), serial input (SI), serial output (SO) and serial clock (SCK) of the serial peripheral interface (SPI) bus. Serial MRAM implements a subset of commands common to today's SPI EEPROM and Flash components allowing MRAM to replace these components in the same socket and interoperate on a shared SPI bus. Serial MRAM offers superior write speed, unlimited endurance, low standby & operating power, and more reliable data retention compared to available serial memory alternatives. Figure 1.1 Block Diagram ## **System Configuration** Single or multiple devices can be connected to the bus as shown in Figure 1.2. Pins SCK, SO and SI are common among devices. Each device requires CS and HOLD pins to be driven separately. **Figure 1.2 System Configuration** # **DEVICE PIN ASSIGNMENT** **Figure 1.3 Pin Diagrams (Top View)** # 8-Pin DFN or 8-Pin DFN Small Flag Package **Table 1.1 Pin Functions** | Signal Name | Pin | I/O | Function | Description | |-----------------|-----|--------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | 1 | Input | Chip Select | An active low chip select for the serial MRAM. When chip select is high, the memory is powered down to minimize standby power, inputs are ignored and the serial output pin is Hi-Z. Multiple serial memories can share a common set of data pins by using a unique chip select for each memory. | | SO | 2 | Output | Serial Output | The data output pin is driven during a read operation and remains Hi-Z at all other times. SO is Hi-Z when HOLD is low. Data transitions on the data output occur on the falling edge of SCK. | | WP | 3 | Input | Hold | A low on the write protect input prevents write operations to the Status Register. | | V <sub>ss</sub> | 4 | Supply | Ground | Power supply ground pin. | | SI | 5 | Input | Serial Input | All data is input to the device through this pin. This pin is sampled on the rising edge of SCK and ignored at other times. SI can be tied to SO to create a single bidirectional data bus if desired. | | SCK | 6 | Input | Serial Clock | Synchronizes the operation of the MRAM. The clock can operate up to 40 MHz to shift commands, address, and data into the memory. Inputs are captured on the rising edge of clock. Data outputs from the MRAM occur on the falling edge of clock. The serial MRAM supports both SPI Mode 0 (CPOL=0, CPHA=0) and Mode 3 (CPOL=1, CPHA=1). In Mode 0, the clock is normally low. In Mode 3, the clock is normally high. Memory operation is static so the clock can be stopped at any time. | | HOLD | 7 | Input | Hold | A low on the Hold pin interrupts a memory operation for another task. When HOLD is low, the current operation is suspended. The device will ignore transitions on the CS and SCK when HOLD is low. All transitions of HOLD must occur while CS is low. | | V <sub>DD</sub> | 8 | Supply | Power Supply | Power supply voltage from +2.7 to +3.6 volts. | MR25H10 can be operated in either SPI Mode 0 (CPOL=0, CPHA =0) or SPI Mode 3 (CPOL=1, CPHA=1). For both modes, inputs are captured on the rising edge of the clock and data outputs occur on the falling edge of the clock. When not conveying data, SCK remains low for Mode 0; while in Mode 3, SCK is high. The memory determines the mode of operation (Mode 0 or Mode 3) based upon the state of the SCK when CS falls. All memory transactions start when $\overline{CS}$ is brought low to the memory. The first byte is a command code. Depending upon the command, subsequent bytes of address are input. Data is either input or output. There is only one command performed per $\overline{CS}$ active period. $\overline{CS}$ must go inactive before another command can be accepted. To ensure proper part operation according to specifications, it is necessary to terminate each access by raising $\overline{CS}$ at the end of a byte (a multiple of 8 clock cycles from $\overline{CS}$ dropping) to avoid partial or aborted accesses. | Instruction | Description | Binary Code | Hex Code | Address Bytes | Data Bytes | |-------------|-----------------------|-------------|----------|---------------|------------| | WREN | Write Enable | 0000 0110 | 06h | 0 | 0 | | WRDI | Write Disable | 0000 0100 | 04h | 0 | 0 | | RDSR | Read Status Register | 0000 0101 | 05h | 0 | 1 | | WRSR | Write Status Register | 0000 0001 | 01h | 0 | 1 | | READ | Read Data Bytes | 0000 0011 | 03h | 3 | 1 to ∞ | | WRITE | Write Data Bytes | 0000 0010 | 02h | 3 | 1 to ∞ | | SLEEP | Enter Sleep Mode | 1011 1001 | B9h | 0 | 0 | | WAKE | Exit Sleep Mode | 1010 1011 | ABh | 0 | 0 | **Table 2.1 Command Codes** ## **Status Register and Block Write Protection** The status register consists of the 8 bits listed in table 2.2. Status register bits BPO and BP1 define the memory block arrays that are protected as described in table 2.3. The Status Register Write Disable bit (SRWD) is used in conjunction with bit 1 (WEL) and the Write Protection pin (WP) as shown in table 2.4 to enable writes to status register bits. The fast writing speed of MR25H10 does not require write status bits. The state of bits 6,5,4, and 0 can be user modified and do not affect memory operation. All bits in the status register are pre-set from the factory to the "0" state. **Table 2.2 Status Register Bit Assignments** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|------------|------------|------------|-------|-------|-------|------------| | SRWD | Don't Care | Don't Care | Don't Care | BP1 | BP0 | WEL | Don't Care | **Table 2.3 Block Memory Write Protection** | Status Register | | Memory Contents | | | |-----------------|---------------------|-----------------|----------------------|--| | BP1 | BP1 BP0 Protected A | | Unprotected Area | | | 0 | 0 | None | All Memory | | | 0 | 1 | Upper Quarter | Lower Three-Quarters | | | 1 | 0 | Upper Half | Lower Half | | | 1 | 1 | All | None | | **Table 2.4 Memory Protection Modes** | WEL | SRWD | WP | Protected Blocks | Unprotected Blocks | Status<br>Register | |-----|------|------|------------------|--------------------|--------------------| | 0 | Χ | Χ | Protected | Protected | Protected | | 1 | 0 | Χ | Protected | Writable | Writable | | 1 | 1 | Low | Protected | Writable | Protected | | 1 | 1 | High | Protected | Writable | Writable | When WEL is reset to 0, writes to all blocks and the status register are protected. When WEL is set to 1, BPO and BP1 determine which memory blocks are protected. While SRWD is reset to 0 and WEL is set to 1, status register bits BPO and BP1 can be modified. Once SRWD is set to 1, WP must be high to modify SRWD, BPO and BP1. ### **Read Status Register (RDSR)** The Read Status Register (RDSR) command allows the Status Register to be read. The Status Register can be read at any time to check the status of write enable latch bit, status register write protect bit, and block write protect bits. For MR25H10, the write in progress bit (bit 0) is not written by the memory because there is no write delay. The RDSR command is entered by driving $\overline{CS}$ low, sending the command code, and then driving $\overline{CS}$ high. Figure 2.1 RDSR #### Write Enable (WREN) The Write Enable (WREN) command sets the Write Enable Latch (WEL) bit in the status register to 1. The WEL bit must be set prior to writing in the status register or the memory. The WREN command is entered by driving CS low, sending the command code, and then driving CS high. SCK Mode 3 0 1 2 3 4 5 6 7 Mode 3 Mode 0 Instruction (06h) SI High Impedance Figure 2.2 WREN ## Write Disable (WRDI) The Write Disable (WRDI) command resets the WEL bit in the status register to 0. This prevents writes to status register or memory. The WRDI command is entered by driving CS low, sending the command code, and then driving CS high. The WEL bit is reset to 0 on power-up or completion of WRDI. ## **Write Status Register (WRSR)** The Write Status Register (WRSR) command allows new values to be written to the Status Register. The WRSR command is not executed unless the Write Enable Latch (WEL) has been set to 1 by executing a WREN command while pin $\overline{\text{WP}}$ and bit SRWD correspond to values that make the status register writable as seen in table 2.4. Status Register bits are non-volatile with the exception of the WEL which is reset to 0 upon power cycling. The WRSR command is entered by driving CS low, sending the command code and status register write data byte, and then driving CS high. The WRSR command is entered by driving CS low, sending the command code and status register write data byte, and then driving CS high. Figure 2.4 WRSR CS SCK Instruction (01h) NSB High Impedance ## **Read Data Bytes (READ)** The Read Data Bytes (READ) command allows data bytes to be read starting at an address specified by the 24-bit address. Only address bits 0-16 are decoded by the memory. The data bytes are read out sequentially from memory until the read operation is terminated by bringing $\overline{CS}$ high The entire memory can be read in a single command. The address counter will roll over to 0000h when the address reaches the top of memory. The READ command is entered by driving $\overline{CS}$ low and sending the command code. The memory drives the read data bytes on the SO pin. Reads continue as long as the memory is clocked. The command is terminated by bring $\overline{CS}$ high. ### Write Data Bytes (WRITE) The Write Data Bytes (WRITE) command allows data bytes to be written starting at an address specified by the 24-bit address. Only address bits 0-16 are decoded by the memo<u>ry</u>. The data bytes are written sequentially in memory until the write operation is terminated by bringing CS high. The entire memory can be written in a single command. The address counter will roll over to 0000h when the address reaches the top of memory. Unlike EEPROM or Flash Memory, MRAM can write data bytes continuously at its maximum rated clock speed without write delays or data polling. Back to back WRITE commands to any random location in memory can be executed without write delay. MRAM is a random access memory rather than a page, sector, or block organized memory so it is ideal for both program and data storage. The WRITE command is entered by driving $\overline{CS}$ low, sending the command code, and then sequential write data bytes. Writes continue as long as the memory is clocked. The command is terminated by bringing $\overline{CS}$ high. ## **Enter Sleep Mode (SLEEP)** The Enter Sleep Mode (SLEEP) command turns off all MRAM power regulators in order to reduce the overall chip standby power to 3 µA typical. The SLEEP command is entered by driving CS low, sending the command code, and then driving CS high. The standby current is achieved after time, t<sub>no</sub>. Figure 2.7 SLEEP ## **Exit Sleep Mode (WAKE)** The Exit Sleep Mode (WAKE) command turns on internal MRAM power regulators to allow normal operation. The WAKE command is entered by driving $\overline{CS}$ low, sending the command code, and then driving $\overline{CS}$ high. The memory returns to standby mode after $t_{RDP}$ . The $\overline{CS}$ pin must remain high until the $t_{RDP}$ period is over. ### 3. ELECTRICAL SPECIFICATIONS ## **Absolute Maximum Ratings** This device contains circuitry to protect the inputs against damage caused by high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage greater than maximum rated voltages to these high-impedance (Hi-Z) circuits. The device also contains protection against external magnetic fields. Precautions should be taken to avoid application of any magnetic field more intense than the field intensity specified in the maximum ratings. **Table 3.1 Absolute Maximum Ratings**<sup>1</sup> | Symbol | Parameter | Conditions | Limit | Unit | |------------------------|----------------------------------------|------------------|--------------------------------|--------| | V <sub>DD</sub> | Supply voltage <sup>2</sup> | | -0.5 to 4.0 | V | | V <sub>IN</sub> | Voltage on any pin <sup>2</sup> | | $-0.5 \text{ to V}_{DD} + 0.5$ | V | | I <sub>OUT</sub> | Output current per pin | | ±20 | mA | | P <sub>D</sub> | Package power dissipation <sup>3</sup> | | 0.600 | W | | _ | Tomporature under bies | Industrial | -45 to 95 | °C | | T <sub>BIAS</sub> | Temperature under bias | AEC-Q100 Grade 1 | -45 to 130 | °C | | T <sub>stg</sub> | Storage Temperature | | -55 to 150 | °C | | T <sub>Lead</sub> | Lead temperature | 3 minutes max | 260 | °C | | H <sub>max_write</sub> | Maximum magnetic field exposure | Write | 12,000 | Λ /100 | | $H_{max\_read}$ | Maximum magnetic field exposure | Read or Standby | 12,000 | A/m | <sup>&</sup>lt;sup>1</sup> Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to recommended operating conditions. Exposure to excessive voltages or magnetic fields could affect device reliability. <sup>&</sup>lt;sup>2</sup> All voltages are referenced to $V_{SS}$ . The DC value of $V_{IN}$ must not exceed actual applied $V_{DD}$ by more than 0.5V. The AC value of $V_{IN}$ must not exceed applied $V_{DD}$ by more than 2V for 10ns with $I_{IN}$ limited to less than 20mA. <sup>&</sup>lt;sup>3</sup> Power dissipation capability depends on package characteristics and use environment. # **ELECTRICAL SPECIFICATIONS** **Table 3.2 Operating Conditions** | Symbol | Parameter | Grade | Min | Max | Unit | |-----------------|---------------------------|------------------------------|------|-----------------------|------| | V <sub>DD</sub> | Dower supply valtage | Industrial | 2.7 | 3.6 | V | | | Power supply voltage | AEC-Q100 Grade1 | 3.0 | 3.6 | V | | V <sub>IH</sub> | Input high voltage | AII | 2.2 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input low voltage | AII | -0.5 | 0.8 | V | | T <sub>A</sub> | Tamana watuwa umada whias | Industrial | -40 | 85 | °C | | | Temperature under bias | AEC-Q100 Grade1 <sup>1</sup> | -40 | 125 | °C | <sup>&</sup>lt;sup>1</sup> AEC-Q100 Grade 1 temperature profile assumes 10 percent duty cycle at maximum temperature (2 years out of 20-year life.) ## **Table 3.3 DC Characteristics** | Symbol | Parameter | Conditions | Min | Typical | Max | Unit | |-----------------|------------------------|---------------------------|-----------------------|---------|------------------------|------| | I <sub>LI</sub> | Input leakage current | | - | - | ±1 | μΑ | | I <sub>LO</sub> | Output leakage current | | - | - | ±1 | μΑ | | V <sub>OL</sub> | Output low voltage | $I_{OL} = +4 \text{ mA}$ | - | - | 0.4 | V | | | | $I_{OL} = +100 \mu A$ | - | - | V <sub>ss</sub> + 0.2v | V | | V <sub>OH</sub> | Output high voltage | (I <sub>OH</sub> = -4 mA) | 2.4 | - | - | V | | | | $(I_{OH} = -100 \mu A)$ | V <sub>DD</sub> - 0.2 | - | - | V | # **Table 3.4 Power Supply Characteristics** | Symbol | Parameter | nmeter Conditions | | Max | Unit | |-----------------|----------------------------|------------------------------|-----|-----|------| | | Active Dead Comment | 1 MHz | 2.5 | 3 | mA | | DDR | Active Read Current | 40 MHz | 6 | 10 | mA | | | Active Write Current | 1 MHz | 8 | 13 | mA | | DDW | | 40 MHz | 23 | 27 | mA | | l <sub>SB</sub> | Standby Current | CS high and SPI bus inactive | 90 | 115 | μΑ | | <br>zz | Standby Sleep Mode Current | CS high and SPI bus inactive | 7 | 30 | μΑ | ## 4. TIMING SPECIFICATIONS Table 4.1 Capacitance<sup>1</sup> | Symbol | Parameter | Typical | Max | Unit | |------------------|---------------------------|---------|-----|------| | C <sub>In</sub> | Control input capacitance | - | 6 | pF | | C <sub>I/O</sub> | Input/Output capacitance | - | 8 | pF | $<sup>^{1}~</sup>f=1.0~\mathrm{MHz},$ dV = 3.0 V, $\mathrm{T_A}=25~\mathrm{^{\circ}C},$ periodically sampled rather than 100% tested. **Table 4.2 AC Measurement Conditions** | Parameter | Value | Unit | | |---------------------------------------------------|----------------|------|--| | Logic input timing measurement reference level | 1.5 | V | | | Logic output timing measurement reference level | 1.5 | V | | | Logic input pulse levels | 0 or 3.0 | V | | | Input rise/fall time | 2 | ns | | | Output load for low and high impedance parameters | See Figure 4.1 | | | | Output load for all other timing parameters | See Figure 4.2 | | | **Figure 4.1 Output Load for Impedance Parameter Measurements** Figure 4.2 Output Load for all Other Parameter Measurements ### TIMING SPECIFICATIONS ## **Power-Up Timing** The MR25H10 is not accessible for a start-up time, $t_{PU} = \underline{400} \, \mu s$ after power up. Users must wait this time from the time when $V_{DD}$ (min) is reached until the first $\overline{CS}$ low to allow internal voltage references to become stable. The $\overline{CS}$ signal should be pulled up to $V_{DD}$ so that the signal tracks the power supply during power-up sequence. **Table 4.3 Power-Up** | Symbol | Parameter | Min | Typical | Max | Unit | | |-----------------|-----------------------|-----|---------|-----|------|--| | $V_{w_l}$ | Write Inhibit Voltage | 2.2 | - | 2.7 | V | | | t <sub>PU</sub> | Startup Time | 400 | - | - | μs | | Figure 4.3 Power-Up Timing # TIMING SPECIFICATIONS # **Synchronous Data Timing** Table 4.4 AC Timing Parameters<sup>1</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |------------------|--------------------------------|---------------------------------|-----|-----|------|--| | $f_{SCK}$ | SCK Clock Frequency | | 0 | 40 | MHz | | | t <sub>RI</sub> | Input Rise Time | | - | 50 | ns | | | t <sub>RF</sub> | Input Fall Time | | - | 50 | ns | | | t <sub>wH</sub> | SCK High Time | | 11 | - | ns | | | t <sub>wL</sub> | SCK Low Time | | 11 | - | ns | | | Synchronou | s Data Timing (See figure 4.4) | | | | | | | t <sub>cs</sub> | CS High Time | | 40 | - | ns | | | t <sub>css</sub> | CS Setup Time | | 10 | - | ns | | | t <sub>csh</sub> | CS Hold Time | | 10 | - | ns | | | t <sub>su</sub> | Data In Setup Time | | 5 | - | ns | | | t <sub>H</sub> | Data In Hold Time | | 5 | - | ns | | | | Output Valid Industrial Grade | $V_{DD} = 2.7 \text{ to}$ 3.6v. | 0 | 10 | ns | | | t <sub>v</sub> | Output Valid Industrial Grade | $V_{DD} = 3.0 \text{ to}$ 3.6v. | 0 | 9 | ns | | | | Output Valid AEC-Q100 Grade 1 | $V_{DD} = 3.0 \text{ to}$ 3.6v. | 0 | 10 | ns | | | t <sub>HO</sub> | Output Hold Time | | 0 | - | ns | | | HOLD Timin | g (See figure 4.5) | | | | | | | t <sub>HD</sub> | HOLD Setup Time | | 10 | - | ns | | | t <sub>CD</sub> | HOLD Hold Time | | 10 | - | ns | | | t <sub>LZ</sub> | HOLD to Output Low Impedance | | - | 20 | ns | | | t <sub>HZ</sub> | HOLD to Output High Impedance | | - | 20 | ns | | | Other Timing | g Specifications | | | | | | | t <sub>WPS</sub> | WP Setup To CS Low | | 5 | - | ns | | | t <sub>wph</sub> | WP Hold From CS High | | 5 | - | ns | | | t <sub>DP</sub> | Sleep Mode Entry Time | | 3 | - | μs | | | t <sub>RDP</sub> | Sleep Mode Exit Time | | 400 | - | μs | | | t <sub>DIS</sub> | Output Disable Time | | 12 | - | ns | | $<sup>^{\</sup>rm 1}$ Over the Operating Temperature Range and $\rm C_L = 30~pF$ **Figure 4.4 Synchronous Data Timing** ### 5. ORDERING INFORMATION **Figure 5.1 Part Numbering System** **Table 5.1 Available Parts** | Grade | Temperature<br>Range | Package | Shipping Container | Order Part Number | |------------------|----------------------|--------------------|--------------------|--------------------------| | | | 0.051.1 | Tray | MR25H10CDC <sup>1</sup> | | <br> Industrial | -40 to +85 C | 8-DFN <sup>1</sup> | Tape and Reel | MR25H10CDCR <sup>1</sup> | | | | Small Flag 9 DEN | Tray | MR25H10CDF | | | | Small Flag 8-DFN | Tape and Reel | MR25H10CDFR | | | | a p. 1 | Tray | MR25H10MDC <sup>1</sup> | | AEC-Q100 Grade 1 | -40 to +125 C | 8-DFN <sup>1</sup> | Tape and Reel | MR25H10MDCR <sup>1</sup> | | | | Croall Flag O DEN | Tray | MR25H10MDF | | | | Small Flag 8-DFN | Tape and Reel | MR25H10MDFR | #### Note: 1. The DC pckage option (8-DFN) is not recommended for new designs. Please select the DF (small flag 8-DFN) option for new designs. ## 6. MECHANICAL DRAWINGS | Dimension | Α | В | С | D | E | F | G | н | ı | J | K | L | М | N | |-----------|------|------|------|------|------|------|------|------|------|------|-------|-------|-------|------| | Max. | 5.10 | 6.10 | 1.00 | 1.27 | 0.45 | 0.05 | 0.35 | 0.70 | 4.20 | 4.20 | 0.261 | C0.35 | R0.20 | 0.05 | | Min. | 4.90 | 5.90 | 0.90 | BSC | 0.35 | 0.00 | Ref. | 0.50 | 4.00 | 4.00 | 0.195 | | | 0.00 | #### NOTE: - 1. All dimensions are in mm. Angles in degrees. - 2. Coplanarity applies to the exposed pad as well as the terminals. Coplanarity shall be within 0.08 mm. - 3. Warpage shall not exceed 0.10 mm. - 4. Refer to JEDEC MO-229 ## 6. MECHANICAL DRAWINGS Figure 6.2 Small Flag DFN Package | Dimension | Α | В | С | D | E | F | G | Н | - | J | К | L | М | N | |------------|--------------|--------------|--------------|-------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-------|-------|--------------| | Max<br>Min | 5.10<br>4.90 | 6.10<br>5.90 | 0.90<br>0.80 | 1.27<br>BSC | 0.45<br>0.35 | 0.05<br>0.00 | 1.60<br>1.20 | 0.70<br>0.50 | 2.10<br>1.90 | 2.10<br>1.90 | .210<br>.196 | C0.45 | R0.20 | 0.05<br>0.00 | ### NOTE: - 1. All dimensions are in mm. Angles in degrees. - 2. Coplanarity applies to the exposed pad as well as the terminals. Coplanarity shall be within 0.08 mm. - 3. Warpage shall not exceed 0.10 mm. - 4. Refer to JEDEC MO-229 # 7. REVISION HISTORY | Revision | Date | Description of Change | |----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Sep 12, 2008 | Initial Advance Information Release | | 1 | Jul 10, 2009 | Change ac load resistance, tPU to 400 us, tRDP to 400 us, Change # of Address Bytes in Table 2 to 3, New Package Drawing, Make Preliminary | | 2 | Jul 16, 2009 | Increase Absolute Max Magnetic Field during write, read, and standby to 12,000 A/m | | 3 | Jan 5, 2010 | Described block protect in detail with power sequencing. | | 4 | Feb 5, 2010 | Added section system configuration. | | 5 | May 17, 2010 | Removed commercial specifications. All parts meet industrial specifications. | | 6 | Sep 14, 2011 | Corrected various typos. Clarified block and status register protection description. Revised Table 3.4 Power Supply specifications. Added AEC-Q100 Grade 1 ordering option. Revised Table 3.1, Table 3.2, Table 4.4 revised and Note 2 deleted, revised Figure 5.1 and Table 5.1. | | 7 | November 18,<br>2011 | Corrected $V_{OL}$ in Table 3.3 to read $V_{OL}$ Max = $V_{SS}$ + 0.2v. Operating Conditions Power Supply Voltage for AEC-Q100 Grade1revised to 3.0-3.6v. Table 4.4: Output Valid $t_{V}$ specifications revised to include $V_{DD}$ ranges for Industrial and AEC-Q100 Grade 1 options. Corrected SI waveform in Figure 2.8. Output Valid, $t_{V}$ for AEC-Q100 Grade revised from 9ns max to 10ns max in Table 4.4. New Small Flag DFN package option added to Page 1 Features and available parts Table 5.1. DFN Small Flag drawing and dimensions table added as Figure 6.2. Figure 6.1, DFN Package, cleaned up with better quality drawing and dimension table. No specifications were changed in Figure 6.1. | | 8 | October 19,<br>2012 | Reformatted tables for Section 3 Electrical Characteristics and timing parameters, Table 4.4. Revised Ordering Part Numbers Table 5.1. Removed MDF and MDFR options. MDC and MDCR options are now qualified. Added Small Flag DFN illustrations. Revised 8-DFN package drawing to show correct proportion for flag and package. Corrected errors in DFN package outline drawings. Corrected V <sub>DD</sub> range for AEC-Q100 <sup>1</sup> V specification. | | 9 | April 17, 2013 | Added Automotive Grade AEC-Q100 Grade 1 for Small Flag DFN package. | | 9.1 | May 19, 2015 | Revised Everspin contact information. | | 9.2 | June 11, 2015 | Corrected Japan Sales Office telephone number. | | 9.3 | December 13,<br>2016 | Changed all large flag DFN optoins to "The DC pckage option (8-DFN) is not recommended for new designs. Please select the DF (small flag 8-DFN) option for new designs." | | 9.4 | February 2, 2017 | Added <sup>t</sup> HO and <sup>t</sup> V relationship to Synchronous Data Timing | | 9.5 | March 23, 2018 | Updated the Contact Us table | #### **How to Reach Us:** Home Page: www.everspin.com World Wide Information Request WW Headquarters - Chandler, AZ 5670 W. Chandler Blvd., Suite 100 Chandler, Arizona 85226 Tel: +1-877-480-MRAM (6726) Local Tel: +1-480-347-1111 Fax: +1-480-347-1175 support@everspin.com orders@everspin.com sales@everspin.com **Europe, Middle East and Africa** Everspin Europe Support support.europe@everspin.com ### Japan Everspin Japan Support <a href="mailto:support.japan@everspin.com">support.japan@everspin.com</a> #### **Asia Pacific** Everspin Asia Support <a href="mailto:support.asia@everspin.com">support.asia@everspin.com</a> # **Everspin Technologies, Inc.** Information in this document is provided solely to enable system and software implementers to use Everspin Technologies products. There are no express or implied licenses granted hereunder to design or fabricate any integrated circuit or circuits based on the information in this document. Everspin Technologies reserves the right to make changes without further notice to any products herein. Everspin makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Everspin Technologies assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters, which may be provided in Everspin Technologies data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters including "Typicals" must be validated for each customer application by customer's technical experts. Everspin Technologies does not convey any license under its patent rights nor the rights of others. Everspin Technologies products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Everspin Technologies product could create a situation where personal injury or death may occur. Should Buyer purchase or use Everspin Technologies products for any such unintended or unauthorized application, Buyer shall indemnify and hold Everspin Technologies and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Everspin Technologies was negligent regarding the design or manufacture of the part. Everspin<sup>™</sup> and the Everspin logo are trademarks of Everspin Technologies, Inc. All other product or service names are the property of their respective owners. Copyright © Everspin Technologies, Inc. 2018